freiberufler Analog Layout Expert auf freelance.de

Analog Layout Expert

offline
  • 60€/Stunde
  • 560100 BANGALORE
  • Weltweit
  • en
  • 07.06.2021

Kurzvorstellung

Technical Expertise:

• ~ 11 years of experience in layout design and related activities
• In-depth knowledge on layout design, physical verification and reliability checks
• Played different roles like individual contributor, lead and manager

Qualifikationen

  • Analogelektronik
  • Halbleiter4 J.

Projekt‐ & Berufserfahrung

Execution manager
UST GLOBAL, bangalore
10/2017 – 1/2020 (2 Jahre, 4 Monate)
Dienstleistungsbranche
Tätigkeitszeitraum

10/2017 – 1/2020

Tätigkeitsbeschreibung

Floorplan, power plan, Manual ECOs, cell Placement and Routing optimization on timing or RV critical nets and area in different processes.
•IP, LVS, EM,DRC, DFM fixes for different process nodes

Lead & Management Experience:

• Helped the organization to build a quality team, training team to meet customer standards
• Good exposure to cross site and cross geo work styles
• Proven record of managing and executing multiple complex projects simultaneously in tight timeline.
• Proven record of managing a large team and maintaining on time project delivery consistently with quality.
• Build, train & mentor the team to take up next level
• Technical assistance & Layout review for the team
• Performance management and assessment of engineers
• Received ‘Best Project Manager – VLSI’ Award from UST Global, Malaysia.

Eingesetzte Qualifikationen

Microsemi (allg.)

Lead Analog Layout
wafersapce, bangalore
9/2016 – 9/2017 (1 Jahr, 1 Monat)
Dienstleistungsbranchen (Service)
Tätigkeitszeitraum

9/2016 – 9/2017

Tätigkeitsbeschreibung

Waferspace is a service based company. From wafer space worked for TI. In Worked on toccoa_tx in 65nm process for TI. Helping team in technical details and execution.

Eingesetzte Qualifikationen

Microsemi (allg.)

Analog layout engineer
Intel, bangalore
8/2011 – 6/2016 (4 Jahre, 11 Monate)
Fertigungsindustrie
Tätigkeitszeitraum

8/2011 – 6/2016

Tätigkeitsbeschreibung

• Handling layout from floorplan stage for the new blocks & implementing ecos based on the need for existing blocks.
• HV fixes, RV fixes and ensuring timing criteria is met.
• Scarlet Extraction, Other Layout verifications, Density Fixes & Layout review.
• DDR, PLL, LGCIO, FIVR are handled by different teams from client side and as supplier team handled everything together and ensured quality delivery for all within designated milestone closure period.
• Assessing the Scope of given tasks & technical discussions with cross site team.
• Training new members in team on methodology, tools and project specs.
• Assigning tasks to team based on their technical strengths.
• Technical support to team and ensuring on time quality delivery.
• Helping client to meet critical milestone closure timelines through proper execution planning.
TigerLake (TGL): Digital

Eingesetzte Qualifikationen

Halbleiter

Zertifikate

MASTERS IN VLSI
2009

Über mich

Technical Expertise:

• ~ 11 years of experience in layout design and related activities
• In-depth knowledge on layout design, physical verification and reliability checks
• Played different roles like individual contributor, lead and manager
• Expertise in Analog Layout Design, Physical Verification & Integration of Server processors
• Analog Layout Design, Physical verification & block level Integration for Tape-in cycles of Microprocessor and Methodologies of 45nm, 32nm 22nm, 14nm and 10nm Processes.
• Good Transistor level understanding and deep submicron CMOS Layout design fundamentals knowledge and experience.
• Deep knowledge in Full Custom Layout Design of 10nm, 14nm, 22nm, 40nm,90nm & 180nm
• Worked in the layout implementation and verification for SerDes, PLL, DDR, ADC, DAC, Converters, Band Gap, LDO.
• Expert in LVS, DRC, Latch up, Antenna, ERC, DFM & Reliability checks.
• Experience with floor planning & top level chip assembly.
• Chip Integration and Verification.
• Floorplan, power plan, Manual ECOs, cell Placement and Routing optimization on timing or RV critical nets and area in different processes.
• Expertise in IP, LVS, EM,DRC, DFM fixes for different process nodes

Lead & Management Experience:

• Helped the organization to build a quality team, training team to meet customer standards
• Good exposure to cross site and cross geo work styles
• Proven record of managing and executing multiple complex projects simultaneously in tight timeline.
• Proven record of managing a large team and maintaining on time project delivery consistently with quality.
• Build, train & mentor the team to take up next level
• Technical assistance & Layout review for the team
• Performance management and assessment of engineers
• Received ‘Best Project Manager – VLSI’ Award from UST Global, Malaysia.

Weitere Kenntnisse

MASTERS IN VLSI SYSTEM DESIGN

Persönliche Daten

Sprache
  • Englisch (Muttersprache)
Reisebereitschaft
Weltweit
Home-Office
bevorzugt
Profilaufrufe
597
Alter
40
Berufserfahrung
15 Jahre (seit 11/2009)
Projektleitung
3 Jahre

Kontaktdaten

Nur registrierte PREMIUM-Mitglieder von freelance.de können Kontaktdaten einsehen.

Jetzt Mitglied werden